

13/Jan/2009

## **GENERAL SPECIFICATION**

# MODULE NO. :

# DEM 128064I FGH

## CUSTOMER P/N:

| Version NO. | Change Description | Date       |
|-------------|--------------------|------------|
| 0           | Original Version   | 12.12.2008 |
| 1           | Update Item 1      | 13.01.2009 |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |

#### PREPARED BY: XYP

DATE: 13.01.2009

APPROVED BY: MH

DATE: 13.01.2009

## CONTENTS

| 1. FUNCTIONS & FEATURES              | 2  |
|--------------------------------------|----|
| 2. MECHANICAL SPECIFICATIONS         | 2  |
| 3. EXTERNAL DIMENSIONS ( I UNIT: MM) | 3  |
| 4. BLOCK DIAGRAM                     | 4  |
| 5. PIN ASSIGNMENT                    | 5  |
| 6. ABSOLUTE MAXIMUM RATINGS          | 6  |
| 7. DC CHARACTERISTICS                | 7  |
| 8. AC ELECTRICAL CHARACTERISTICS     | 7  |
| 9. COMMAND TABLE                     | 10 |
| 10. LCD MODULES HANDLING PRECAUTIONS | 11 |
| 11. OTHERS                           | 11 |

## **DEM 128064I FGH**

## 1. FUNCTIONS & FEATURES

| MODULE NAME     | LCD Type                      |
|-----------------|-------------------------------|
| DEM 1280641 FGH | FSTN Reflective Positive Mode |

| • Viewing Direction                           | : 6 o'clock                          |
|-----------------------------------------------|--------------------------------------|
| • Driving Scheme                              | : 1/65Duty Cycle, 1/9 Bias           |
| • Power Supply Voltage                        | : 3.3 Volt (typ.)                    |
| • LCD Operation Voltage (V0-V <sub>SS</sub> ) | : 9.0 Volt (typ.)                    |
| • Driver IC                                   | : ST7565P (Sitronix)                 |
| • Interface                                   | : Parallel & Serial                  |
| • Display Format                              | : 128 x 64 Dots, COG                 |
| • Operating Temperature                       | $: -20^{\circ}C$ to $+70^{\circ}C$   |
| • Storage Temperature                         | $: -30^{\circ}$ C to $+80^{\circ}$ C |

## 2. MECHANICAL SPECIFICATIONS

| • Module Size | : 53.20 x 37.80 x 2.05 mm (without FPC) |
|---------------|-----------------------------------------|
| • View Area   | : 45.20 x 27.00 mm                      |
| • Active Area | : 40.94 x 24.30 mm                      |
| • Dot Pitch   | : 0.32 x 0.38 mm                        |
| • Dot Size    | : 0.30 x 0.36 mm                        |
| • Dot Gap     | : 0.02 mm                               |

## **DEM 128064I FGH**

## 3. EXTERNAL DIMENSIONS ( 🕮 unit: mm)



#### 4. BLOCK DIAGRAM



#### **5. PIN ASSIGNMENT**

| Pin No. | Name  | Description                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1       | IRS   | This terminal selects the resistors for the V0 voltage level adjustment.<br>IRS = "H": Use the internal resistors<br>IRS = "L": Do not use the internal resistors. The V0 voltage level is<br>regulated by an external resistive voltage divider attached to the VR terminal                                                                                           |  |  |  |  |  |  |
| 2       | /HPM  | This is the power control terminal for the power supply circuit for liquid crystal drive.<br>/HPM = "H": Normal mode<br>/HPM = "L": High power mode                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 3       | P/S   | This pin configures the interface to be parallel mode or serial mode.<br>P/S = "H": Parallel data input/output.<br>P/S = "L": Serial data input.<br>When P/S = "L", D0 to D5 must be fixed to "H"./RD (E) and /WR (R/W) are fixed to either "H" or "L".                                                                                                                |  |  |  |  |  |  |
| 4       | C86   | This is the MPU interface selection pin.<br>C86 = "H": 6800 Series MPU interface.<br>C86 = "L": 8080 Series MPU interface.                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 5       | VR    | Output voltage regulator terminal. Provides the voltage between VSS and V0 through a resistive voltage divider.<br>IRS = "L" : the V0 voltage regulator internal resistors are not used.<br>IRS = "H" : the V0 voltage regulator internal resistors are used.                                                                                                          |  |  |  |  |  |  |
| 6       | V0    | This is multi-level power supply for liquid crystal drive.<br>Voltage levels are determined based on VDD, and must maintain the relative                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 7       | V1    | magnitudes show below.<br>V0>=V1>=V2>=V3>=V4>=VSS                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 8       | V2    | Master operation when the power supply turns on, the internal power supply circuits produce V1 to V4 voltage shown below. The voltage setting are selected using the LCD bias set command.                                                                                                                                                                             |  |  |  |  |  |  |
| 9       | V3    | 1/65 DUTY         1/49 DUTY         1/33 DUTY         1/55 DUTY         1/53 DUTY           V1         8/9*V0,6/7*V0         7/8*V0,5/6*V0         5/6*V0,4/5*V0         7/8*V0,5/6*V0         7/8*V0,5/6*V0           V2         7/9*V0,5/7*V0         6/8*V0,4/6*V0         4/6*V0,3/5*V0         6/8*V0,4/6*V0         6/8*V0,4/6*V0                                |  |  |  |  |  |  |
| 10      | V4    | V2         7/9*V0,5/7*V0         6/8*V0,4/6*V0         4/6*V0,3/5*V0         6/8*V0,4/6*V0         6/8*V0,4/6*V0           V3         2/9*V0,2/7*V0         2/8*V0,2/6*V0         2/6*V0,2/5*V0         2/8*V0,2/6*V0         2/8*V0,2/6*V0           V4         1/9*V0,1/7*V0         1/8*V0,1/6*V0         1/6*V0,1/5*V0         1/8*V0,1/6*V0         1/8*V0,1/6*V0 |  |  |  |  |  |  |
| 11      | VRS   | This is the internal-output VREG power supply for the LCD power supply voltage regulator.                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 12      | CAP4+ | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2-terminal.                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 13      | CAP2- | DC/DC voltage converter. Connects a capacitor between this terminal and CAP2+ terminal.                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 14      | CAP2+ | DC/DC voltage converter. Connects a capacitor between this terminal and CAP2-terminal.                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 15      | CAP1+ | DC/DC voltage converter. Connects a capacitor between this terminal and CAP1-terminal.                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 16      | CAP1- | DC/DC voltage converter. Connects a capacitor between this terminal and CAP1+ terminal.                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 17      | CAP3+ | DC/DC voltage converter. Connects a capacitor between this terminal and CAP1-<br>terminal.                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 18      | CAP5+ | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP1-<br>terminal.                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 19      | VOUT  | DC/DC voltage converter. Connects a capacitor between this terminal and VSS or VDD terminal.                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |

## DEM 1280641 FGH

| 20 | VSS          | Ground                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21 | VDD          | Power supply                                                                                                                                                                                                                                                                                                                                                                                                              |
| 22 | D7           |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 23 | D6           | This is an 8-bit bi-directional data bus that connects to an 8-bit or 16-bit standard                                                                                                                                                                                                                                                                                                                                     |
| 24 | D5           | MPU data bus.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 25 | D4           | When the serial interface (SPI-4) is selected $(P/S = "L")$ :                                                                                                                                                                                                                                                                                                                                                             |
| 26 | D3           | D7 : serial data input (SI) ; D6 : the serial clock input (SCL).                                                                                                                                                                                                                                                                                                                                                          |
| 27 | D2           | D0 to D5 should be connected to VDD or floating.                                                                                                                                                                                                                                                                                                                                                                          |
| 28 | D1           | When the chip select is not active, D0 to D7 are set to high impedance.                                                                                                                                                                                                                                                                                                                                                   |
| 29 | D0           |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 30 | /RD<br>(E)   | <ul> <li>When connected to 8080 series MPU, this pin is treated as the "/RD" signal of the 8080 MPU and is LOW-active.</li> <li>The data bus is in an output status when this signal is "L".</li> <li>When connected to 6800 series MPU, this pin is treated as the "E" signal of the 6800 MPU and is HIGH-active.</li> <li>This is the enable clock input terminal of the 6800 Series MPU.</li> </ul>                    |
| 31 | /WR<br>(R/W) | <ul> <li>When connected to 8080 series MPU, this pin is treated as the "/WR" signal of the 8080 MPU and is LOW-active.</li> <li>The signals on the data bus are latched at the rising edge of the /WR signal.</li> <li>When connected to 6800 series MPU, this pin is treated as the "R/W" signal of the 6800 MPU and decides the access type :</li> <li>When R/W = "H": Read.</li> <li>When R/W = "L": Write.</li> </ul> |
| 32 | A0           | This is connected to the least significant bit of the normal MPU address bus, and it determines whether the data bits are data or a command.<br>A0="HIGH": indicates that D0 to D7 are display data.<br>A0=": LOW": indicates that D0 to D7 are control data.                                                                                                                                                             |
| 33 | /RES         | When /RES is set to LOW, the settings are initialed.<br>The reset operation is performed by the /RES signal level.                                                                                                                                                                                                                                                                                                        |
| 34 | /CS1         | This is the chip select signal for first chip.<br>when /CS1=LOW, the chip select becomes active and the data/commands I/O is<br>enabled                                                                                                                                                                                                                                                                                   |

## 6. ABSOLUTE MAXIMUM RATINGS

| Parameter                                       | Symbol               | Conditions | Unit |
|-------------------------------------------------|----------------------|------------|------|
| Power Supply Voltage                            | V <sub>DD</sub>      | 0.3 ~ 3.6  | V    |
| Power Supply Voltage (V <sub>DD</sub> standard) | V0, V <sub>OUT</sub> | 0.3 ~ 14.5 | V    |
| Power Supply Voltage (V <sub>DD</sub> standard) | V1, V2, V3, V4       | V0 to 0.3  | V    |
| Operating Temperature                           | Topr                 | -20 to +70 | °C   |
| Storage Temperature                             | Tstr                 | -30 to +80 | °C   |

## **DEM 128064I FGH**

#### 7. DC CHARACTERISTICS

| Itom                 | Symbol           | Standard Value |      |      | Test Condition     | Unit |
|----------------------|------------------|----------------|------|------|--------------------|------|
| Item                 | Symbol           | Min.           | Тур. | Max. | Test Condition     | Omt  |
| Power supply Voltage | $V_{DD}$         | 2.7            | 3.3  | 3.6  |                    | V    |
| Operating Voltage    | V <sub>LCD</sub> | 8.7            | 9.0  | 9.3  | V0-V <sub>SS</sub> | •    |
| Current Consumption  | I <sub>DD</sub>  |                | TBD  |      |                    | mA   |

## 8. AC ELECTRICAL CHARACTERISTICS

## 8.1 System bus READ/WRITE characteristics for the 8080 series MPU

|                              | (V <sub>I</sub> | <sub>DD</sub> =3.3V, V | V <sub>SS</sub> =0V) |        |      |       |
|------------------------------|-----------------|------------------------|----------------------|--------|------|-------|
| Item                         | Signal          | Symbol                 | Condition            | Rating |      | Units |
|                              | Bigilai         | Symbol                 | Condition            | Min.   | Max. | Onto  |
| Address hold time            |                 | t <sub>AH8</sub>       |                      | 0      |      |       |
| Address setup time           | A0              | t <sub>AW8</sub>       |                      | 0      |      |       |
| System cycle time            |                 | t <sub>CYC8</sub>      |                      | 240    |      |       |
| Enable L pulse width (WRITE) | WR              | t <sub>CCLW</sub>      |                      | 80     |      |       |
| Enable H pulse width (WRITE) | W K             | t <sub>CCHW</sub>      |                      | 80     |      |       |
| Enable L pulse width (READ)  | RD              | t <sub>CCLR</sub>      |                      | 140    |      | ns    |
| Enable H pulse width (READ)  | KD              | t <sub>CCHR</sub>      |                      | 80     |      |       |
| WRITE Data setup time        |                 | t <sub>DS8</sub>       |                      | 40     |      |       |
| WRITE Address hold time      | D0 to D7        | t <sub>DH8</sub>       |                      | 0      |      |       |
| READ access time             |                 | t <sub>ACC8</sub>      | CL = 100  pF         |        | 70   |       |
| READ Output disable time     |                 | t <sub>OH8</sub>       | CL = 100  pF         | 5      | 50   |       |



## 8.2 System bus READ/WRITE characteristics for the 6800 series MPU

| $(V_{DD}=3.3V,$              |          |                   |              |        |      | V <sub>SS</sub> =0V) |
|------------------------------|----------|-------------------|--------------|--------|------|----------------------|
| Item                         | Signal   | Symbol            | Condition    | Rating |      | Units                |
| Item                         | Bigliai  | Symbol            | Condition    | Min.   | Max. | Units                |
| Address hold time            |          | t <sub>AH6</sub>  |              | 0      |      |                      |
| Address setup time           | A0       | t <sub>AW6</sub>  |              | 0      |      |                      |
| System cycle time            |          | t <sub>CYC6</sub> |              | 240    |      |                      |
| Enable L pulse width (WRITE) | WR       | t <sub>EWLW</sub> |              | 80     |      |                      |
| Enable H pulse width (WRITE) | VV K     | t <sub>EWHW</sub> |              | 80     |      |                      |
| Enable L pulse width (READ)  | RD       | t <sub>EWLR</sub> |              | 80     |      | ns                   |
| Enable H pulse width (READ)  | KD       | t <sub>EWHR</sub> |              | 140    |      |                      |
| WRITE Data setup time        |          | t <sub>DS6</sub>  |              | 40     |      |                      |
| WRITE Address hold time      | D0 to D7 | t <sub>DH6</sub>  |              | 0      |      |                      |
| READ access time             |          | t <sub>ACC6</sub> | CL = 100  pF |        | 70   |                      |
| READ Output disable time     |          | t <sub>OH6</sub>  | CL = 100  pF | 5      | 50   |                      |



#### **8.3 The Serial Interface**

| $(V_{DD}=3.3V, V_{SS}=0V)$ |         |                   |           |        |      |       |
|----------------------------|---------|-------------------|-----------|--------|------|-------|
| Item                       | Signal  | Symbol            | Condition | Rating |      | Units |
| Item                       | Bigliai | Symbol            |           | Min.   | Max. |       |
| Serial Clock Period        |         | t <sub>SCYC</sub> |           | 50     |      |       |
| SCL "H" pulse width        | SCL     | t <sub>SHW</sub>  |           | 25     |      |       |
| SCL "L" pulse width        |         | t <sub>SLW</sub>  |           | 25     |      |       |
| Address setup time         | A0      | t <sub>SAS</sub>  |           | 20     |      |       |
| Address hold time          | AU      | t <sub>SAH</sub>  |           | 10     |      | ns    |
| Data setup time            | SI      | t <sub>SDS</sub>  |           | 20     |      |       |
| Data hold time             | 51      | t <sub>SDH</sub>  |           | 10     |      |       |
| CS-SCL time                | CS      | t <sub>CSS</sub>  |           | 20     |      |       |
| CS-SCL time                |         | t <sub>CSH</sub>  |           | 40     |      |       |



### 9. COMMAND TABLE

|                                                                         |            |                                                    |        |        |        |          |            |             |              |             |                                  | (Note) *: disabled data                                                                                                                           |
|-------------------------------------------------------------------------|------------|----------------------------------------------------|--------|--------|--------|----------|------------|-------------|--------------|-------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                                 | <b>A</b> 0 | Command Code<br>A0 /RD /WR D7 D6 D5 D4 D3 D2 D1 D0 |        |        |        |          |            |             | D0           | - Function  |                                  |                                                                                                                                                   |
| (1) Display ON/OFF                                                      | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 1           | 1            | 1           | 0                                | LCD display ON/OFF<br>0: OFF, 1: ON                                                                                                               |
| (2) Display start line set                                              | 0          | 1                                                  | 0      | 0      | 1      | Di       | spla       | iy sta      | art a        | ddre        | ess                              | Sets the display RAM display start<br>line address                                                                                                |
| (3) Page address set                                                    | 0          | 1                                                  | 0      | 1      | 0      | 1        | 1          | Pa          | ge a         | ddr         | ess                              | Sets the display RAM page<br>address                                                                                                              |
| (4) Column address set<br>upper bit<br>Column address set<br>lower bit  | 0          | 1<br>1                                             | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0   | 1<br>0     | colu<br>Lea | ımn<br>st si | add<br>gnif | cant<br>Iress<br>ficant<br>Iress | Sets the most significant 4 bits of<br>the display RAM column address.<br>Sets the least significant 4 bits of<br>the display RAM column address. |
| (5) Status read                                                         | 0          | 0                                                  | 1      |        | St     | atus     |            | 0           | 0            | 0           | 0                                | Reads the status data                                                                                                                             |
| (6) Display data write                                                  | 1          | 1                                                  | 0      |        |        | ١        | Write      | e dat       | а            |             |                                  | Writes to the display RAM                                                                                                                         |
| (7) Display data read                                                   | 1          | 0                                                  | 1      |        |        | F        | Read       | d dat       | а            |             |                                  | Reads from the display RAM                                                                                                                        |
| (8) ADC select                                                          | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 0           | 0            | 0           | 0<br>1                           | Sets the display RAM address<br>SEG output correspondence<br>0: normal, 1: reverse                                                                |
| (9) Display normal/<br>reverse                                          | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 0           | 1            | 1           | 0<br>1                           | Sets the LCD display normal/<br>reverse<br>0: normal, 1: reverse                                                                                  |
| (10) Display all points<br>ON/OFF                                       | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 0           | 1            | 0           | 0<br>1                           | Display all points<br>0: normal display<br>1: all points ON                                                                                       |
| (11) LCD bias set                                                       | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 0           | 0            | 1           | 0<br>1                           | Sets the LCD drive voltage bias<br>ratio<br>0: 1/9 bias, 1: 1/7 bias (ST7565P)                                                                    |
| (12) Read/modify/write                                                  | 0          | 1                                                  | 0      | 1      | 1      | 1        | 0          | 0           | 0            | 0           | 0                                | Column address increment<br>At write: +1<br>At read: 0                                                                                            |
| (13) End                                                                | 0          | 1                                                  | 0      | 1      | 1      | 1        | 0          | 1           | 1            | 1           | 0                                | Clear read/modify/write                                                                                                                           |
| (14) Reset                                                              | 0          | 1                                                  | 0      | 1      | 1      | 1        | 0          | 0           | 0            | 1           | 0                                | Internal reset                                                                                                                                    |
| (15) Common output<br>mode select                                       | 0          | 1                                                  | 0      | 1      | 1      | 0        | 0          | 0<br>1      | *            | *           | *                                | Select COM output scan direction<br>0: normal direction<br>1: reverse direction                                                                   |
| (16) Power control set                                                  | 0          | 1                                                  | 0      | 0      | 0      | 1        | 0          | 1           |              | era<br>de   | ting                             | Select internal power supply<br>operating mode                                                                                                    |
| (17) Vo voltage regulator<br>internal resistor ratio<br>set             | 0          | 1                                                  | 0      | 0      | 0      | 1        | 0          | 0           |              | sist<br>tio | or                               | Select internal resistor<br>ratio(Rb/Ra) mode                                                                                                     |
| (18) Electronic volume<br>mode set<br>Electronic volume<br>register set | 0          | 1                                                  | 0      | 1<br>0 | 0<br>0 | 0<br>Ele | 0<br>ctroi | 0<br>nic v  | 0<br>olun    | -           | 1<br>/alue                       | Set the Vo output voltage<br>electronic volume register                                                                                           |
| (19) Static indicator<br>ON/OFF<br>Static indicator                     | 0          | 1                                                  | 0      | 1      | 0      | 1        | 0          | 1           | 1            | 0           | 0<br>1                           | 0: OFF, 1: ON                                                                                                                                     |
| register set                                                            |            |                                                    |        | 0      | 0      | 0        | 0          | 0           | 0            | 0           | Mode                             | Set the flashing mode                                                                                                                             |
| (20) Booster ratio set                                                  | 0          | 1                                                  | 0      | 1<br>0 | 1<br>0 | 1<br>0   | 1<br>0     | 1<br>0      | 0<br>0       |             | 0<br>p-up<br>alue                | select booster ratio<br>00: 2x,3x,4x<br>01: 5x<br>11: 6x                                                                                          |
| (21) Power saver                                                        |            |                                                    |        |        |        |          |            |             |              |             |                                  | Display OFF and display all<br>points ON compound command                                                                                         |
| (22) NOP                                                                | 0          | 1                                                  | 0      | 1      | 1      | 1        | 0          | 0           | 0            | 1           | 1                                | Command for non-operation                                                                                                                         |
| (23) Test                                                               | 0          | 1                                                  | 0      | 1      | 1      | 1        | 1          | *           | *            | *           | *                                | Command for IC test. Do not<br>use this command                                                                                                   |

Version: 1

#### **10. LCD MODULES HANDLING PRECAUTIONS**

- The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- If the display panel is damaged and the liquid crystal substance inside it leaks out, do not get any in your mouth. If the substance come into contact with your skin or clothes promptly wash it off using soap and water.
- Do not apply excessive force to the display surface or the adjoining areas since this may cause the color tone to vary.
- The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarize carefully.
- To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.

-Be sure to ground the body when handling the LCD module.

-Tools required for assembly, such as soldering irons, must be properly grounded.

-To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.

-The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

Storage precautions

When storing the LCD modules, avoid exposure to direct sunlight or to the light of fluorescent lamps. Keep the modules in bags designed to prevent static electricity charging under low temperature / normal humidity conditions (avoid high temperature / high humidity and low temperatures below 0°C). Whenever possible, the LCD modules should be stored in the same conditions in which they were shipped from our company.

## **11. OTHERS**

- Liquid crystals solidify at low temperature (below the storage temperature range) leading to defective orientation of liquid crystal or the generation of air bubbles (black or white). Air bubbles may also be generated if the module is subjected to a strong shock at a low temperature.
- If the LCD modules have been operating for a long time showing the same display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. Abnormal operating status can be resumed to be normal condition by suspending use for some time. It should be noted that this phenomena does not adversely affect performance reliability.
- To minimize the performance degradation of the LCD modules resulting from caused by static electricity, etc. exercise care to avoid holding the following sections when handling the modules :
  - Exposed area of the printed circuit board
  - Terminal electrode sections