# DISPLAY Elektronik GmbH

# DATA SHEET

# LCD MODULE

# DEM 320240I SBH-PW-N (A-TOUCH)

**Product Specification** 

Version: 2

# GENERAL SPECIFICATION

# MODULE NO.:

# DEM 320240I SBH-PW-N (A-TOUCH)

# **CUSTOMER P/N**

| Version No. | Change Description               | Date       |
|-------------|----------------------------------|------------|
| 0           | Original Version                 | 08.10.2009 |
| 1           | Add Touch Panel Description      | 20.11.2009 |
| 2           | Update Touch Panel Specification | 26.11.2009 |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |
|             |                                  |            |

PREPARED BY: HC DATE: 26.11.2009

APPROVED BY: MH DATE: 26.11.2009

# **CONTENTS**

# 1. FUNCTIONS & FEATURES

| MODULE NAME                    | LCD TYPE                            |
|--------------------------------|-------------------------------------|
| DEM 320240I SBH-PW-N (A-TOUCH) | STN-BLUE Transmissive Negative Mode |

• Viewing Direction : 6 o'clock

• Driving Scheme : 1/240 Duty Cycle, 1/16 Bias

Display Content :  $320 \times 240 \text{ Dots}$ Power Supply Voltage : 5.0 Volt (typ.)LCD Driving Voltage  $(V_{LCD}=V_{DD}-V_0)$  : 24.0 Volt (typ.)Controller IC : S1D13700 (Epson)Negative Power Generator : AIC1652 on BoardOperating Temperature :  $-20^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ Storage Temperature :  $-30^{\circ}\text{C}$  to  $+80^{\circ}\text{C}$ 

• Touch-Panel : Integrated 4-Wire-Resistive Touch-Panel

# 2. MECHANICAL SPECIFICATIONS

• Module Size : 156.50 x 109.00 x 13.90 mm

Viewing Area : 122.00 x 92.00 mm
 Active Area : 115.17 x 86.37 mm
 Dot Size : 0.33 x 0.33 mm
 Dot Pitch : 0.36 x 0.36 mm

# 3. EXTERNAL DIMENSIONS



# 4. TOUCH PANEL DRAWING



# 5. BLOCK DIAGRAM



# 6. PIN ASSIGNMENT

# **Interface Connector**

| Interface Co | inicctor |                                    |
|--------------|----------|------------------------------------|
| Pin No.      | Symbol   | Function                           |
| 1            | WAIT     | Wait Signal                        |
| 2            | VSS      | Ground terminal of module          |
| 3            | VEE      | Supply voltage for LCD             |
| 4            | VDD      | Power terminal of module(TYP:5.0V) |
| 5~12         | DB7~ DB0 | Data bus                           |
| 13           | /WR      | Data Write                         |
| 14           | /RD      | Data Read                          |
| 15           | A0       | Command/Data select                |
| 16           | V0       | LCD contrast adjust voltage        |
| 17           | /CS      | Chip selection                     |
| 18           | /RES     | Reset signal                       |
| 19           | A        | LED+                               |
| 20           | K        | LED-                               |

# 7. POWER SUPPLY

Mode(Internal contrast regulation)-J4 is closed.



Mode(external contrast regulation)-J4 is open.



# 8. PCB DRAWING



# **Product Specification**

## **DESCRIPTION:**

# 8.1. If J1 is closed, the metal-bezel will be on ground.

Note: in application module, J1=0 ohm.

# 8.2. If J2 is closed, the mounting-hole will be on ground.

Note: in application module, J2=0 ohm.

### 8.3. If J3 is closed, the LED resistors will be short.

Four pads will be add to assure that have enough pads due to correct power consumption of each resistor.

Note: in application module, J3=open

# 8.4. If J4 is closed, the internal contrast regulation will be used.

The VR1 use internal contrast regulation.

Note: In application module ,VR1=10k Ohm

# 8.5. If J4 is open, the external contrast regulation will be used.

Note: In application module, J4=open.

# 8.6 The polarity of the pin 19 and the pin 20:

| J6, J7      | 15 10       | LED Polarity |         |  |
|-------------|-------------|--------------|---------|--|
| 30, 37      | J5, J8      | 19 Pin       | 20 Pin  |  |
| Each open   | Each closed | Anode        | Cathode |  |
| Each closed | Each open   | Cathode      | Anode   |  |

Note: In application module, J6=J7=open, J5=J8=0 Ohm

# 8.7 The R16, R17, R18 are LED-resistor.

Note: In application module, R16=R17=R18=33 Ohm.

# 9. BACKLIGHT ELECTRICAL/OPTICAL SPECIFICATIONS

|                       | SYMBO | L MIN. | TYP. | MAX.           | UNIT | CONDITIONS      |
|-----------------------|-------|--------|------|----------------|------|-----------------|
| Forward Voltage       | Vf    | 2.8    | 3.1  | 3.4            | V    | If= 200 mA      |
| Forward Current       | lf    | 100    | 200  | 200            | mΑ   |                 |
| Power Dissipation     | Pd    |        |      | 0.68           | W    | If= 200 mA      |
| Reverse Voltage       | VR    |        |      | 5.0            | V    |                 |
| Reverse Current       | IR    |        |      | 1.0            | mA _ |                 |
| Luminous Intensity    | IV.   | 500    | 650  |                | cd/m | If= 200 mA      |
| Luminous Uniformity   |       | 70     |      |                | %    | If= 200 mA      |
| Color Chromaticity    | X     | 0.27   | 0.30 | 0.33           |      | If=20mA Ta=25°C |
| Color Cirrolladicity  | Y     | 0.27   | 0.30 | 0.34           |      | Each chip       |
| SYMBOL   RATINGS      |       |        |      |                | NGS  |                 |
| Operating Temperature |       | Topr   |      | to +70°C       |      |                 |
| Sperating remperator  |       | Tsty   | /    | -30°C to +80°C |      |                 |



# .

# 10. ABSOLUTE MAXIMUM LIMIT

| Item                     | Symbol  | MIN  | TYP | MAX     | UNIT |
|--------------------------|---------|------|-----|---------|------|
| Supply voltage for logic | Vdd-Vss | -0.3 |     | +7.0    | V    |
| Supply voltage for LCD   | Vdd-V0  | -0.3 |     | +30.0   | V    |
| Input Voltage            | Vi      | -0.3 |     | Vdd+0.3 | V    |
| Operating temperature    | Тор     | -20  |     | +70     | °C   |
| Storage temperature      | Tst     | -30  |     | +80     | °C   |

# 11. ELECTRICAL CHARACTERISTICS

| Itom                     | Cymele ol | Candition | St   | andard Valu | e   | TI:4 |
|--------------------------|-----------|-----------|------|-------------|-----|------|
| Item                     | Symbol    | Condition | Min  | Type        | Max | Unit |
| Supply Voltage for logic | Vdd-Vss   |           | 2.7  | 5.0         | 5.5 | V    |
| Supply Voltage for LCD   | Vdd -V0   |           | 21.5 | 24.8        | 28  | V    |
| Consumption current      | Idd       |           |      | 23          |     | mA   |

# 12. S1D13700 TIMING DIAGRAMS

Generic Bus Direct/Indirect Interface with WAIT # Timing



Generic Bus Direct/Indirect Interface with WAIT # Timing

| Symbol | Parameter                                            | Min    | Max    | Units |
|--------|------------------------------------------------------|--------|--------|-------|
| t1     | CS# setup time                                       | 5      |        | ns    |
| t2     | AB[15:0] setup time                                  | 5      |        | ns    |
| t3     | WR#, RD# falling edge to WAIT# driven low            | 2      |        | ns    |
| t4     | DB[7:0] setup time to WR# rising edge (write cycle)  | Note1  | 15     | ns    |
| t5     | RD# falling edge to DB[7:0] driven (read cycle)      | 3      |        | ns    |
| t6     | CS# hold time                                        | 7      |        | ns    |
| t7     | AB[15:0] hold time                                   | 7      |        | ns    |
| t8     | RD#, WR# rising edge to WAIT# high impedance         | 2      | 10     | ns    |
| t9     | DB[7:0] hold time from WR# rising edge (write cycle) | 5      |        | ns    |
| t10    | DB[7:0] hold time from RD# rising edge (read cycle)  | 3      | 14     | ns    |
| t11    | WAIT# rising edge to valid Data if WAIT# is used     |        | Note 2 | ns    |
| t12    | RD# falling edge to valid Data if WAIT# is not used  |        | Note 3 | ns    |
| t13    | RD#, WR# cycle time                                  | Note 4 |        | ns    |
| t14    | RD#, WR# pulse active time                           | 5      |        | Ts    |
| t15    | RD#, WR# pulse inactive time                         | Note 5 |        | ns    |
| t16    | WAIT# pulse active time                              |        | Note 6 | ns    |

**Note:** (Ts = System clock period)

1. t4min = 2Ts + 5

- 2. t11max = 1Ts + 5 (for 3.3V)= 1Ts + 7 (for 5.0V)
- 3. t12max = 4Ts + 18 (for 3.3V)= 4Ts + 20 (for 5.0V)
- 4. t13min = 6Ts (for a read cycle followed by a read or write cycle)= 7Ts + 2 (for a write cycle followed by a write cycle)= 10Ts + 2 (for a write cycle followed by a read cycle)
- 5. t15min = 1Ts (for a read cycle followed by a read or write cycle) = 2Ts + 2 (for a write cycle followed by a write cycle) = 5Ts + 2 (for a write cycle followed by a read cycle)
- 6. t16max = 4Ts + 2

# Generic Bus Direct/Indirect Interface without WAIT # Timing



| Symbol | Parameter                                            | min    | max   | Unit |
|--------|------------------------------------------------------|--------|-------|------|
| t1     | CS# setup time                                       | 5      |       | ns   |
| t2     | AB[15:0] setup time                                  | 5      | 1     | ns   |
| t3     | DB[7:0] setup time to WR# rising edge (write cycle)  | Note 1 | 1     | ns   |
| t4     | RD# falling edge to DB[7:0] driven (read cycle)      | 3      | 1     | ns   |
| t5     | CS# hold time                                        | 7      | 1     | ns   |
| t6     | AB[15:0] hold time                                   | 7      | 1     | ns   |
| t7     | DB[7:0] hold time from WR# rising edge (write cycle) | 5      | i     | ns   |
| t8     | DB[7:0] hold time from RD# rising edge (read cycle)  | 3      | 14    | ns   |
| t9     | RD# falling edge to valid Data (read cycle)          |        | Note2 | ns   |
| t10    | RD#, WR# cycle time                                  | Note 3 |       | ns   |
| t11    | RD#, WR# pulse active time                           | 5      |       | Ts   |
| t12    | RD#, WR# pulse inactive time                         | Note 4 |       | ns   |

**Note:** (Ts = System clock period)

1. t3min = 2Ts + 5

2. t9max = 4Ts + 18 (for 3.3V)

 $=4T_S + 20$  (for 5.0V)

3. t10min = 6Ts (for a read cycle followed by a read or write cycle)

= 7Ts + 2 (for a write cycle followed by a write cycle)

= 10Ts + 2 (for a write cycle followed by a read cycle)

4. t12min = 1Ts (for a read cycle followed by a read or write cycle)

= 2Ts + 2 (for a write cycle followed by a write cycle)

= 5Ts + 2 (for a write cycle followed by a read cycle)

MC68K Family Bus Indirect/Direct Interface with DTACK # Timing



| Symbol | Parameter                                            | Min    | Max    | Units |
|--------|------------------------------------------------------|--------|--------|-------|
| t1     | CS# setup time                                       | 5      |        | ns    |
| t2     | AB[15:0] setup time                                  | 5      |        | ns    |
| t3     | AS# falling edge to WAIT# driven                     | 2      | 15     | ns    |
| t4     | DB[7:0] setup time to RD# rising edge (write cycle)  | Note 1 |        | ns    |
| t5     | RD# falling edge to DB[7:0] driven (read cycle)      | 3      |        | ns    |
| t6     | CS# hold time                                        | 7      |        | ns    |
| t7     | AB[15:0] hold time                                   | 7      |        | ns    |
| t8     | RD# rising edge to WAIT# high impedance if Direct    | 2      | 10     | ns    |
|        | interface and in Power Save Mode                     |        |        |       |
| t9     | DB[7:0] hold time from RD# rising edge (write cycle) | 5      |        | ns    |
| t10    | DB[7:0] hold time from RD# rising edge (read cycle)  | 2      | 55     | ns    |
| t11    | WAIT# falling edge to valid Data if WAIT# is used    |        | Note 2 | ns    |
| t12    | RD# falling edge to valid Data if WAIT# is not used  |        | Note 3 | ns    |
| t13    | RD# cycle time                                       | Note 4 |        | ns    |
| t14    | RD# pulse active time                                | 5      |        | Ts    |
| t15    | RD# pulse inactive time                              | Note 5 |        | ns    |
| t16    | WAIT# pulse inactive time from WAIT# driven          |        | Note 6 | Ns    |
| 17     | AS# setup time                                       | 0      |        | ns    |
| 18     | AS# hold time                                        | 0      |        | ns    |
| 19     | AS# rising edge to WAIT# high de-asserted if not     |        | 10     | ns    |
|        | Direct interface and not in Power Save Mode          |        |        |       |
| 20     | WAIT# pulse inactive time                            | 0      | Note 7 | ns    |

**Note:** (Ts = System clock period)

1. t4min = 2Ts + 5

2. t11max = 1Ts + 5 (for 3.3V) = 1Ts + 7 (for 5.0V)

- 3. t12max = 4Ts + 18 (for 3.3V) = 4Ts + 20 (for 5.0V)
- 4. t13min = 6Ts (for a read cycle followed by a read or write cycle) = 7Ts + 2 (for a write cycle followed by a write cycle) = 10Ts + 2 (for a write cycle followed by a read cycle)
- 5. t15min = 1Ts (for a read cycle followed by a read or write cycle)= 2Ts + 2 (for a write cycle followed by a write cycle)
- = 5Ts + 2 (for a write cycle followed by a read cycle)
- 6. t16max = 4Ts + 2
- 7. t20max = 1Ts 15

Version: 2

MC68K Family Bus Indirect/Direct Interface without DTACK # Timing



| Symbol | Parameter                                            | Min    | Max    | Units |
|--------|------------------------------------------------------|--------|--------|-------|
| t1     | CS# setup time                                       | 5      |        | ns    |
| t2     | AB[15:0] setup time                                  | 5      |        | ns    |
| t3     | DB[7:0] setup time to RD# rising edge (write cycle)  | Note 1 |        | ns    |
| t4     | RD# falling edge to DB[7:0] driven (read cycle)      | 3      |        | ns    |
| t5     | CS# hold time                                        | 7      |        | ns    |
| t6     | AB[15:0] hold time                                   | 7      |        | ns    |
| t7     | DB[7:0] hold time from RD# rising edge (write cycle) | 5      |        | ns    |
| t8     | DB[7:0] hold time from RD# rising edge (read cycle)  | 2      | 55     | ns    |
| t9     | RD# falling edge to valid Data                       |        | Note 2 | ns    |
| t10    | RD# cycle time                                       | Note 3 |        | ns    |
| t11    | RD# pulse active time                                | 5      |        | Ts    |
| t12    | RD# pulse inactive time                              | Note 4 |        | ns    |
| t13    | AS# setup time                                       | 0      |        | ns    |
| t14    | AS# hold time                                        | 0      |        | ns    |

**Note:** (Ts = System clock period)

- 1. t3min = 2Ts + 5
- 2. t9max = 4Ts + 18 (for 3.3V)
  - = 4Ts + 20 (for 5.0V)
- 3. t10min = 6Ts (for a read cycle followed by a read or write cycle)
  - = 7Ts + 2 (for a write cycle followed by a write cycle)
  - = 10Ts + 2 (for a write cycle followed by a read cycle)
- 4. t12min = 1Ts (for a read cycle followed by a read or write cycle)
  - = 2Ts + 2 (for a write cycle followed by a write cycle)
  - = 5Ts + 2 (for a write cycle followed by a read cycle)

# **M68K Family Bus Indirect Interface Timing**



Note: CLK input to the M6800 interface must be driven synchronous to the host microprocessor.

| Symbol | Parameter                                             | Min    | Max    | Units |
|--------|-------------------------------------------------------|--------|--------|-------|
| t1     | CS# setup time                                        | 5      |        | ns    |
| t2     | AB[15:0] setup time                                   | 5      |        | ns    |
| t3     | DB[7:0] setup time to RD# falling edge (write cycle)  | Note 1 |        | ns    |
| t4     | RD# falling edge to DB[7:0] driven (read cycle)       | 3      |        | ns    |
| t5     | CS# hold time                                         | 7      |        | ns    |
| t6     | AB[15:0] hold time                                    | 7      |        | ns    |
| t7     | DB[7:0] hold time from RD# falling edge (write cycle) | 5      |        | ns    |
| t8     | DB[7:0] hold time from RD# falling edge (read cycle)  | 2      | 55     | ns    |
| t9     | RD# falling edge to valid Data                        |        | Note 2 | ns    |
| t10    | RD# cycle time                                        | Note 3 |        | ns    |
| t11    | RD# pulse active time                                 | 5      |        | Ts    |
| t12    | RD# pulse inactive time                               | Note 4 |        | ns    |
| t13    | AS# setup time                                        | 0      |        | ns    |
| t14    | AS# hold time                                         | 0      |        | ns    |

**Note:** (Ts = System clock period)

- 1. t3min = 2Ts + 5
- 2. t9max = 4Ts + 18 (for 3.3V)
  - = 4Ts + 20 (for 5.0V)
- 3. t10min = 6Ts (for a read cycle followed by a read or write cycle)
  - = 7Ts + 2 (for a write cycle followed by a write cycle)
  - = 10Ts + 2 (for a write cycle followed by a read cycle)
- 4. t12min = 1Ts (for a read cycle followed by a read or write cycle)
  - = 2Ts + 2 (for a write cycle followed by a write cycle)
  - = 5Ts + 2 (for a write cycle followed by a read cycle)

**Power Save Mode/Display Enable Timing** 



| Symbol | Parameter                                                                        | Min | Max    | Units  |
|--------|----------------------------------------------------------------------------------|-----|--------|--------|
| t1a    | YDIS falling edge delay for Power Save Mode Enable in Indirect Mode (see Note 1) |     | 2      | Frames |
| t1b    | YDIS falling edge delay for Display Off in Indirect  Mode (58h)                  |     | 1Ts+10 | ns     |
| t1c    | YDIS falling edge delay for Display Off in Direct Mode (see Note 2)              |     | 2Ts+10 | ns     |
| t2     | YDIS rising edge delay for Display On (see Note 2)                               |     | 2Ts+10 | ns     |

**Note:** (Ts = System Clock Period)

1. Power Save Mode is controlled by the Power Save Mode Enable bit, REG[08h] bit 0.

2. Display On/Off is controlled by the Display Enable bit, REG[09h] bit 0.

# 13. INDIRECT ADDRESSING COMMAND

# **Indirect Addressing Command**

| Class              | Register<br>Address | Command     | Register Description                            | Control Byte<br>Value | No. of Bytes |
|--------------------|---------------------|-------------|-------------------------------------------------|-----------------------|--------------|
| System             | 8000h - 8007h       | SYSTEM SET  | Initializes device and display                  | 40h                   | 8            |
| Control            | 8008h               | POWER SAVE  | Enters standby mode                             | 53h                   | 0            |
|                    | 8009h - 800A        | DISP ON/OFF | Enables/disables display and display attributes | 58h<br>59h            | 1            |
|                    | 800Bh - 8014h       | SCROLL      | Sets screen block start addresses and sizes     | 44h                   | 10           |
| D: 1               | 8015h - 8016h       | CSRFORM     | Sets cursor type                                | 5Dh                   | 2            |
| Display<br>Control | 8017h               | CSRDIR      | Sets direction of cursor movement               | 4Ch - 4Fh             | 0            |
| Control            | 8018h               | OVLAY       | Sets display overlay format                     | 5Bh                   | 1            |
|                    | 8019h - 801Ah       | CGRAM ADR   | Sets start address of character generator RAM   | 5Ch                   | 2            |
|                    | 801Bh               | HDOT SCR    | Sets horizontal scroll position                 | 5A                    | 1            |
| Drawing            | 801Ch - 801Dh       | CSRW        | Sets cursor address                             | 46h                   | 2            |
| Control            | 801Eh - 801Fh       | CSRR        | Reads cursor address                            | 47h                   | 2            |
|                    | 8020h               | GRAYSCALE   | Sets the Grayscale depth (bpp)                  | 60h                   | 1            |
| Memory             |                     | MEMWRITE    | Writes to memory                                | 42h                   | n/a          |
| Control            |                     | MEMREAD     | Reads from memory                               | 43h                   | II/a         |

### **Command Set**

- In general, the internal registers of the SED13700 series are modified as each command parameter is input. However, the microprocessor does not have to set all the parameters of a command and may send a new command before all parameters have been input. The internal registers for the parameters that have been input will have been changed but the remaining parameter registers are unchanged.
- 2-byte parameter (where two bytes are treated as 1 data item) are handled as follows:
  - 1. CSRW, CSRR: Each byte is processed individually. The microprocessor may read or write just the low byte of the cursor address.
  - 2. System Set, Scroll, CGRAM ADR: Both parameter bytes are processed together. If the command is changed after half of the parameter has been input, the single byte is ignored.

• APL and APH are 2-byte parameters, but are treated as two 1-byte parameters.

# 14. CHARACTER GENERATOR

#### 14.1 CG Characteristics

#### **Internal Character Generator**

The internal character generator is recommended for minimum system configurations containing a S1D13700, display RAM, LCD panel, single-chip microprocessor and power supply. Since the internal character generator uses a CMOS mask ROM, it is also recommended for low-power applications.

- 5 x 7 pixel font
- 160 JIS standard characters
- Can be mixed with character generator RAM (maximum of 64 CGRAM characters)
- Can be automatically spaced out up to 8 x 16 pixels

#### **Character Generator RAM**

The character generator RAM can be used for storing graphics characters. The character generator RAM can be mapped to any display memory location by the microprocessor, allowing effective usage of unused address space.

- Up to 8 x 8 pixel characters when REG[00h] bit 2 = 0 and 8 x 16 characters when REG[00h] bit 2 = 1
- Can be mapped anywhere in display memory address space if used with the character generator ROM (REG[00h] bit 0 = 0)

## 14.2 Setting the Character Generator Address

The CGRAM addresses in the display memory address space are not mapped directly from

the address in the Character Generator RAM Start Address registers, REG[19h] -REG[1Ah]. The data to be displayed is at a CGRAM address calculated from (REG[19h] -REG[1Ah]) + character code + ROW select address.

The following tables show the address mapping for CGRAM addresses.

Character Fonts Where Number of Lines  $\leq 8$  (REG[00h] bit 2 = 0)

| SAG                 | A15  | A14  | A13  | A12  | A11  | A10  | A9  | A8  | A7  | A6  | A5  | A4  | A3  | A2  | A1  | A0  |
|---------------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Character code      | 0    | 0    | 0    | 0    | 0    | D7   | D6  | D5  | D4  | D3  | D2  | D1  | D0  | 0   | 0   | 0   |
| +ROW select address | 0    | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | R2  | R1  | R0  |
| CG RAM address      | VA15 | VA14 | VA13 | VA12 | VA11 | VA10 | VA9 | VA8 | VA7 | VA6 | VA5 | VA4 | VA3 | VA2 | VA1 | VA0 |

Character fonts, 9 number of lines 16 (M2=1, M1=0)

|                     |      |      |      | ,    |      |      |     | ,   |     |     | /   |     |     |     |     |     |
|---------------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| SAG                 | A15  | A14  | A13  | A12  | A11  | A10  | A9  | A8  | A7  | A6  | A5  | A4  | A3  | A2  | A1  | A0  |
| Character code      | 0    | 0    | 0    | 0    | D7   | D6   | D5  | D4  | D3  | D2  | D1  | D0  | 0   | 0   | 0   | 0   |
| +ROW select address | 0    | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | R3  | R2  | R1  | R0  |
| CG RAM address      | VA15 | VA14 | VA13 | VA12 | VA11 | VA10 | VA9 | VA8 | VA7 | VA6 | VA5 | VA4 | VA3 | VA2 | VA1 | VA0 |

| R <sub>OW</sub>    | R3 | R2 | R1           | R0           | <b>^</b> | <u></u>      |
|--------------------|----|----|--------------|--------------|----------|--------------|
| $R_{\rm OW}0$      | 0  | 0  | 0            | 0            |          |              |
| $R_{OW}1$          | 0  | 0  | 0            | 1            | Line 1   |              |
| R <sub>OW</sub> 2  | 0  | 0  | 1            | 0            |          |              |
| ↓                  | ↓  | ↓  | $\downarrow$ | $\downarrow$ |          | Line 2       |
| $R_{OW}^{7}$       | 0  | 1  | 1            | 1            | ↓        |              |
| R <sub>OW</sub> 8  | 1  | 0  | 0            | 0            |          |              |
| ↓                  | ↓  | ↓  | $\downarrow$ | $\downarrow$ |          |              |
| R <sub>OW</sub> 14 | 1  | 1  | 1            | 0            |          |              |
| R <sub>OW</sub> 15 | 1  | 1  | 1            | 1            |          | $\downarrow$ |

Row select address

Note: Lines=1: lines in the character bitmap 8 Lines=2: lines in the character bitmap 9

# 14.3 Character Codes

The following figure shows the character codes and the codes allocated to CG RAM. ALL codes can be used by the CG RAM if not using the internal ROM, but the CGRAM address must be set to 0.

|              |               |   |    |   |    |   |   |               | 4.1 | ••  |              |   |          |          |   |   |
|--------------|---------------|---|----|---|----|---|---|---------------|-----|-----|--------------|---|----------|----------|---|---|
|              |               | 1 |    |   | Į. | ı | U | oper          | 4 b | ıts | I            | ı | ı        | I        | I |   |
| Lower 4 bits | 0             | 1 | 2  | 3 | 4  | 5 | 6 | 7             | 8   | 9   | Α            | В | С        | D        | Е | F |
| 0            |               |   |    | 0 | @  | Р | ' | р             |     |     |              | _ | 3        | ╡        |   |   |
| 1            |               |   | !  | 1 | Α  | Q | а | q             |     |     | ۰            | 7 | ヺ        | 4        |   |   |
| 2            |               |   | =  | 2 | В  | R | b | r             |     |     | Γ            | 1 | IJ       | لر       |   |   |
| 3            |               |   | #  | 3 | С  | S | С | s             |     |     | _            | ゥ | Ŧ        | E        |   |   |
| 4            |               |   | \$ | 4 | D  | Т | d | t             |     |     | `            | I | ŀ        | ק        |   |   |
| 5            |               |   | %  | 5 | Е  | U | е | u             |     |     | •            | 7 | t        | 1        |   |   |
| 6            |               |   | &  | 6 | F  | ٧ | f | ٧             |     |     | 7            | Ħ | =        | ∃        |   |   |
| 7            |               |   | -  | 7 | G  | W | g | w             |     |     | 7            | # | ヌ        | ラ        |   |   |
| 8            |               |   | (  | 8 | Н  | Х | h | Х             |     |     | 1            | 2 | <b>7</b> | リ        |   |   |
| 9            |               |   | )  | 9 | ı  | Υ | i | у             |     |     | っ            | 生 | J        | ΙU       |   |   |
| А            |               |   | *  | : | J  | Z | j | z             |     |     | Ŧ            | ⊐ | IJ       | <b>V</b> |   |   |
| В            |               |   | +  | ; | К  | [ | k | {             |     |     | <del> </del> | Ţ | t        |          |   |   |
| С            |               |   | ,  | < | L  | ¥ | Ι | -             |     |     | 4            | ڙ | フ        | ヮ        |   |   |
| D            |               |   |    | = | М  | ] | m | }             |     |     | 4            | Z | ^        | ر        |   |   |
| Е            |               |   | -  | > | N  | ٨ | n | $\rightarrow$ |     |     | 3            | セ | #        | 1        |   |   |
| F            |               |   | /  | ? | 0  | _ | 0 | $\leftarrow$  |     |     | עי           | ሃ | マ        | -        |   |   |
|              | CGRAM1 CGRAM2 |   |    |   |    |   |   |               |     |     |              |   |          |          |   |   |
|              |               |   |    |   |    |   |   |               |     |     |              |   |          |          |   |   |
|              |               |   |    |   |    |   |   |               |     |     |              |   |          |          |   |   |
|              |               |   |    |   |    |   |   |               |     |     |              |   |          |          |   |   |

On- chip character codes

14.4 Internal Character Generator Font

|                     |   |              | Character code hits 0 to 3                                |                  |          |          |          |          |            |            |       |          |          |               |      |          |               |
|---------------------|---|--------------|-----------------------------------------------------------|------------------|----------|----------|----------|----------|------------|------------|-------|----------|----------|---------------|------|----------|---------------|
|                     |   |              | Character code bits 0 to 3  1 2 3 4 5 6 7 8 9 A B C D E F |                  |          |          |          |          |            |            |       |          |          |               |      |          |               |
|                     |   | 0            |                                                           | 2                | 3        | 4        | 5        |          | _          | 8          | 9     | Α        | В        | С             | D    | E        | F             |
|                     | 2 |              |                                                           | •                |          |          | <b>:</b> |          | .=         |            |       | #:       |          | :             |      | <b>:</b> |               |
|                     | 3 |              | ****                                                      |                  |          | 4        |          |          |            |            |       | ##<br>## | #<br>;   |               |      |          | •             |
|                     | 4 |              |                                                           |                  |          |          |          |          |            |            | I     |          | K        |               |      |          |               |
| to 7                | 5 |              |                                                           |                  |          |          |          | Ų        |            |            | i.,i  |          |          |               |      | .•••.    |               |
| 4                   | 6 | •            | -==                                                       |                  |          |          |          | Ŧ        | •===       | -          | 1     |          |          |               |      | j-"j     |               |
| r code              | 7 | <b>:::</b> - | -=                                                        | <b>!-"</b>       | ::::     | •        |          | Ų        |            |            | ٠     |          | €        | i             |      |          | - <del></del> |
| Character code bits | Α |              | ∷                                                         | <b>!</b> "       |          |          | =        | <b>;</b> |            | · • •      | :-::: |          | <b>:</b> |               |      | ::::     | : :::         |
| Ö                   | В |              | <u> </u>                                                  | •                | <u> </u> |          | 7        | j        | -#::       | -::        | •     |          | <b>†</b> | :: <u>,</u> : |      |          | ٠.,           |
|                     | C | -57          | <b>;</b>                                                  | • • • •          | Ţ        | <b>]</b> | <b>;</b> |          | <u>;;;</u> |            | Ţ     | `        | <b>!</b> | ···.;         | •••• |          |               |
|                     | D | ===          | <u>:</u>                                                  | .:: <sup>:</sup> | -        | •        |          |          |            | : <u>;</u> |       | <u>.</u> |          | F";           | <br> | ÷        | ===           |
|                     | 1 |              |                                                           |                  |          |          |          |          |            |            |       |          |          |               |      |          |               |

Note: The shaded positions indicate characters that have the whole  $6 \cdot 8$  bitmap blackened.

# 15. MICROPROCESSOR INTERFACE

# 15.1 System Bus Interface

CNF[4:0], A[15:1], A0, D[7:0], RD#, WR#, AS and CS are used as control signals for the microprocessor data bus. A0 is normally connected to the lowest bit of the system address bus. CNF[4:2] change the operation of the RD# and WR# pins to enable interfacing to either a Generic (Z80), M6800, or MC68K family bus, and should be pulled-up or pulled down

### Generic

The following table shows the signal states for each function.

Generic Interface Signals

| <u>A0</u> | RD# | WR# | Function                             |
|-----------|-----|-----|--------------------------------------|
| 1         | 0   | 1   | Display data and cursor address read |
| 0         | 1   | 0   | Display data and parameter write     |
| 1         | 1   | 0   | Command write                        |

#### 15.2 M6800 Series

# M6800 Series interface signals

| A0 | <b>R/W</b> # | E | Function                             |
|----|--------------|---|--------------------------------------|
| 1  | 1            | 1 | Display data and cursor address read |
| 0  | 0            | 1 | Display data and parameter write     |
| 1  | 0            | 1 | Command write                        |

# 15.3 MC68K Series

# MC68K series interface signals

| <b>A0</b> | RD/WR# | LDS# | Function                             |
|-----------|--------|------|--------------------------------------|
| 1         | 1      | 0    | Display data and cursor address read |
| 0         | 0      | 0    | Display data and parameter write     |
| 1         | 0      | 0    | Command write                        |

# 16. LCD MODULES HANDLING PRECAUTIONS

- Please remove the protection foil of polarizer before using.
- Be sure that you are grounded when handing LCM
- The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- If the display panel is damaged and the liquid crystal substance inside it leaks out, do not get any in your mouth. If the substance come into contact with your skin or clothes promptly wash it off using soap and water.
- Do not apply excessive force to the display surface or the adjoining areas since this may cause the color tone to vary.
- The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarize carefully.
- To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - -Be sure to ground the body when handling the LCD module.
  - -Tools required for assembly, such as soldering irons, must be properly grounded.
  - -To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - -The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.
- Storage precautions

When storing the LCD modules, avoid exposure to direct sunlight or to the light of fluorescent lamps. Keep the modules in bags designed to prevent static electricity charging under low temperature / normal humidity conditions (avoid high temperature / high humidity and low temperatures below 0°C). Whenever possible, the LCD modules should be stored in the same conditions in which they were shipped from our company.

# 17. OTHERS

- Liquid crystals solidify at low temperature (below the storage temperature range) leading to defective orientation of liquid crystal or the generation of air bubbles (black or white). Air bubbles may also be generated if the module is subjected to a strong shock at a low temperature.
- If the LCD modules have been operating for a long time showing the same display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. Abnormal operating status can be resumed to be normal condition by suspending use for some time. It should be noted that this phenomena does not adversely affect performance reliability.
- To minimize the performance degradation of the LCD modules resulting from caused by static electricity, etc. exercise care to avoid holding the following sections when handling the modules:
  - Exposed area of the printed circuit board
  - Terminal electrode sections