# Display Elektronik GmbH

# DATA SHEET

**TFT MODULE** 

# **DEM 480480E VMX-PW-N**

4,0" TFT

**Product Specification** 

Ver.: 4

10.05.2021

# **Revision History**

| VERSION | DATE       | REVISED PAGE NO. | Note                 |
|---------|------------|------------------|----------------------|
| 0       | 22.06.2020 |                  | First issue          |
| 1       | 02.07.2020 |                  | Remove the pull tape |
| 2       | 06.08.2020 |                  | Add Current          |
| 3       | 03.12.2020 |                  | Modify Interface     |
|         |            |                  | Timing               |
| 4       | 10.05.2021 |                  | Modify Contour       |
|         |            |                  | drawing              |

# **Contents**

- 1.Summary
- 2.General Specification
- 3.Interface
- 4. Contour Drawing
- 5. Absolute Maximum Ratings
- 6. Electrical Characteristics
- 7.Interface Timing
- 8. Optical Characteristics
- 9.Reliability
- 10.Initial Code For Reference

### 1.Summary

TFT 4.0" is a color active matrix thin film transistor (TFT) liquid crystal display (LCD) that uses amorphous silicon TFT as a switching device. This TFT LCD has a 4.0 (1:1) inch diagonally measured active display area with 480x480 (480 horizontal by 480 vertical pixel) resolution.

### 2.General Specifications

n Size: 4.0 Inch

n Dot Matrix:  $480 \times 3(RGB) \times 480 \text{ dots}$ 

**n** Module dimension: 78.80 x 82.95 x 4.77 mm

**n** Active area: 71.856 x 70.176 mm

**n** Dot Pitch: 0.1497 x 0.1462 mm

**n** LCD type: TFT, Normally Black, Transmissive

**n** View Direction: 80/80/80/80

n Aspect Ratio: 1:1

n Interface: 2-Lanes MIPI

n Driver IC: ST7701S

n Backlight Type: LED ,Normally White

**n** With Without TP: Without TP

n Surface: Glare

<sup>\*</sup>Color tone slight changed by temperature and driving voltage.

# 3.Interface

### 3.1. LCM PIN Definition

| Pin | Symbol | Function                                      |
|-----|--------|-----------------------------------------------|
| 1   | GND    | Power ground                                  |
| 2-5 | NC     | No connect                                    |
| 6   | GND    | Power ground                                  |
| 7   | D0N    | MIDL DSI differential data pair (Data lane 0) |
| 8   | D0P    | MIPI DSI differential data pair (Data lane 0) |
| 9   | GND    | Power ground                                  |
| 10  | CLK_N  | MIDL DSI differential clock pair              |
| 11  | CLK_P  | MIPI DSI differential clock pair              |
| 12  | GND    | Power ground                                  |
| 13  | D1N    | MIPI DSI differential data pair(Data lane 1)  |
| 14  | D1P    |                                               |
| 15  | GND    | Power ground                                  |
| 16  | IOVCC  | I/O and interface power supply (1.8V)         |
| 17  | RESET  | Reset input                                   |
| 18  | TE     | Tearing effect output pin.                    |
| 19  | VCI    | Analog power supply                           |
| 20  | VCI    | Analog power supply                           |
| 21  | NC     | No connect                                    |
| 22  | VLED-  | Power for LED backlight cathode               |
| 23  | VLED+  | Power for LED backlight anode                 |
| 24  | GND    | Power ground                                  |

# 4. Contour Drawing



# **5.Absolute Maximum Ratings**

| Item                  | Symbol | Min | Тур | Max | Unit |
|-----------------------|--------|-----|-----|-----|------|
| Operating Temperature | TOP    | -30 | -   | +80 | ů    |
| Storage Temperature   | TST    | -30 | -   | +80 | °C   |

Note: Device is subject to be damaged permanently if stresses beyond those absolute maximum ratings listed above

Temp. □60°C, 90% RH MAX. Temp. > 60°C, Absolute humidity shall be less than 90%
 RH at 60°C

### **6.Electrical Characteristics**

### 6.1. Typical Operation Conditions

| ltom                      | Symbol  |      | Values | Unit | Remark |        |
|---------------------------|---------|------|--------|------|--------|--------|
| Item                      | Symbol  | Min. | Тур.   | Max. | Onit   | Remark |
| Interface Supply Voltage  | VCI     | 2.5  | 2.8    | 3.6  | V      |        |
| Power Voltage             | IOVCC   | 1.65 | 1.8    | 3.3  | V      |        |
| Compact for Driver/Willia | Ivcı    | -    | 39     | 58   | mA     |        |
| Current for Driver(White) | I lovcc | -    | 11     | 16.5 | mA     |        |

#### 6.2. Backlight Driving Conditions

| Parameter    | Symbol | Min.   | Тур. | Max. | Unit | Remark     |
|--------------|--------|--------|------|------|------|------------|
| LED Current  | ILED   | -      | 120  | -    | mA   |            |
| LED Voltage  | VLED+  | 13.5   | 15   | 17   | V    | Note 1     |
| LED Lifetime |        | 50,000 | -    | -    | Hr   | Note 2,3,4 |

Note 1: There are 1 Groups LED



CIRCUIT DIAGRAM

Note 2 :  $Ta = 25 \, ^{\circ}C$ 

Note 3: Brightness to be decreased to 50% of the initial value

Note 4: The single LED lamp case.

### 7.Interface Timing

#### 7.1. MIPI Interface Characteristics

#### **High Speed Mode**





Figure 1 DSI clock channel timing

Figure 2 Rising and falling time on clock and data channel

VDDI=1.8, VDD=2.8, AGND=DGND=0V, Ta=25℃

| Signal  | Symbol                                     | Parameter                | MIN  | MAX  | Unit | Description                                       |
|---------|--------------------------------------------|--------------------------|------|------|------|---------------------------------------------------|
| CLK_P/N | 2xUI <sub>INSTA</sub>                      | Double UI instantaneous  | 4    | 25   | ns   |                                                   |
| CLK_P/N | UI <sub>INSTA</sub><br>UI <sub>INSTB</sub> | UI instantaneous halfs   | 2    | 12.5 | ns   | UI = UI <sub>INSTA</sub> =<br>UI <sub>INSTB</sub> |
| D1P/N   | tDS                                        | Data to clock setup time | 0.15 | -    | UI   |                                                   |
| D1P/N   | tDH                                        | Data to clock hold time  | 0.15 | -    | UI   |                                                   |

Table 1 Mipi Interface-High SpeedMode Timing Characteristics

#### **Lowe Power Mode**



Figure 3 Bus Turnaround (BTA) from display module to MPU Timing



Figure 4 Bus Turnaround (BTA) from MPU to display module Timing

| Signal   | Symbol    | Parameter                 | MIN   | MAX                 | Unit | Description         |  |
|----------|-----------|---------------------------|-------|---------------------|------|---------------------|--|
|          |           | Length of LP-00,LP-01,    |       |                     |      |                     |  |
| D0P/N    | TLPXM     | LP-10 or LP-11 periods    | 50    | 75                  | ns   | Input               |  |
|          |           | MPU→Display Module        |       |                     |      | Output Output Input |  |
|          |           | Length of LP-00,LP-01,    |       |                     |      |                     |  |
| D0P/N    | TLPXD     | LP-10 or LP-11 periods    | 50    | 75                  | ns   | Output              |  |
|          |           | MPU→Display Module        |       |                     |      |                     |  |
| D0P/N    | TTA-SURED | Time-out before the MPU   | TLEXD | 2xT <sub>LP</sub>   |      | 0.1.1               |  |
| DOP/IN   | TIA-SURED | start driving             | ILPXD | XD                  | ns   | Output              |  |
| DOD/NI   | TTA OFTE  | Time to drive LP-00 by    | 5T    |                     |      | lt                  |  |
| D0P/N    | TTA-GETD  | display module            | 5X1   | LPXD                | ns   | input               |  |
| DOD (N.) | TT4 000   | Time to drive LP-00 after | 4.7   | 4xT <sub>LPXD</sub> |      | 0.44                |  |
| D0P/N    | TTA-GOD   | turnaround request-MPU    | 4X1   |                     |      | Output              |  |

*VDDI=1.8,VDD=2.8, AGND=DGND=0V, Ta=25*℃

**Table 2 Mipi Interface Low Power Mode Timing Characteristics** 

#### **DSI Bursts Mode**



Figure 5 Data lanes-Low Power Mode to/from High Speed Mode Timing



Figure 6 Clock lanes- High Speed Mode to/from Low Power Mode Timing

### *VDDI=1.8,VDD=2.8, AGND=DGND=0V, Ta=25*°C

| Signal  | Symbol                      | Parameter                                                                                                                     | MIN          | MAX                | Unit | Description |
|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------|-------------|
|         | Ī                           | Low Power Mode to High Speed M                                                                                                | ode Timi     | ng                 |      |             |
| D1P/N   | TLPX                        | Length of any low power state<br>period                                                                                       | 50           | -                  | ns   | Input       |
| D1P/N   | THS-PREPARE                 | Time to drive LP-00 to prepare for HS transmission                                                                            | 40+4<br>UI   | 85+6<br>UI         | ns   | Input       |
| D1P/N   | THS-TERM-EN                 | Time to enable data receiver<br>line termination measured from<br>when Dn crosses VILMAX                                      | -            | 35+4<br>UI         | ns   | Input       |
| D1P/N   | THS-PREPARE<br>+ THS-ZERO   | THS-PREPARE + time to drive<br>HS-0 before the sync sequence                                                                  | 140+<br>10UI | -                  | ns   | Input       |
|         | -                           | High Speed Mode to Low Power Mo                                                                                               | ode Timir    | ng                 |      |             |
| D1P/N   | THS-SKIP                    | Time-out at display module to ignore transition period of EoT                                                                 | 40           | 55+4<br>UI         | ns   | Input       |
| D1P/N   | THS-EXIT                    | Time to drive LP-11 after HS burst                                                                                            | 100          | -                  | ns   | Input       |
| D1P/N   | THS-TRAIL                   | Time to drive flipped differential<br>state after last payload data bit<br>of a HS transmission burst                         | 60+4<br>UI   | -                  | ns   | Input       |
|         | Hig                         | h Speed Mode to/from Low Power                                                                                                | Mode Ti      | ming               |      |             |
| CLK_P/N | TCLK-POS                    | Time that the MPU shall<br>continue sending HS clock after<br>the last associated data lane<br>has transition to LP mode      | 60+5<br>2UI  | -                  | ns   | Input       |
| CLK_P/N | TCLK-TRAIL                  | Time to drive HS differential<br>state after last payload clock bit<br>of a HS transmission burst                             | 60           | -                  | ns   | Input       |
| CLK_P/N | THS-EXIT                    | Time to drive LP-11 after HS burst                                                                                            | 100          | -                  | ns   | Input       |
| CLK_P/N | TCLK-PREPARE                | Time to drive LP-00 to prepare<br>for HS transmission                                                                         | 38           | 95                 | ns   | Input       |
| CLK_P/N | TCLK-TERM-EN                | Time-out at clock lan display<br>module to enable HS<br>transmission                                                          | -            | 38                 | ns   | Input       |
| CLK_P/N | TCLK-PREPARE<br>+ TCLK-ZERO | Minimum lead HS-0 drive<br>period before starting clock                                                                       | 300          | -                  | ns   | Input       |
| CLK_P/N | TCLK-PRE                    | Time that the HS clock shall be<br>driven prior to any associated<br>data lane beginning the<br>transition from LP to HS mode | 8UI          | -                  | ns   | Input       |
| CLK_P/N | TEOT                        | Time form start of TCLK-TRAIL period to start of LP-11 state                                                                  | -            | 105n<br>s+12<br>UI | ns   | Input       |

#### 7.2. Reset Timing



**Figure 6 Reset Timing** 

*VDDI=1.8,VDD=2.8, AGND=DGND=0V, Ta=25* ℃

| Related Pins | Symbol | Parameter            | MIN | MAX               | Unit |
|--------------|--------|----------------------|-----|-------------------|------|
|              | TRW    | Reset pulse duration | 10  | -                 | us   |
| RESET        |        | TRT Reset cancel     | -   | 5 (Note 1, 5)     | ms   |
|              | IKI    |                      |     | 120(Note 1, 6, 7) | ms   |

#### **Table 3 Reset Timing**

#### Notes:

- 1. The reset cancel includes also required time for loading ID bytes, VCOM setting and other settings from NVM (or similar device) to registers. This loading is done every time when there is HW reset cancel time (tRT) within 5 ms after a rising edge of RESX.
- 2. Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below:

| RESET Pulse         | Action         |
|---------------------|----------------|
| Shorter than 5us    | Reset Rejected |
| Longer than 9us     | Reset          |
| Between 5us and 9us | Reset starts   |

- 3. During the Resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In –mode.) and then return to Default condition for Hardware Reset.
- 4. Spike Rejection also applies during a valid reset pulse as shown below:



- 5. When Reset applied during Sleep In Mode.
- 6. When Reset applied during Sleep Out Mode.
- 7. It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec.

### **8.Optical Characteristics**

| Item           |        | Symbol | Condition.                 | Min   | Тур.  | Max.  | Unit              | Remark            |
|----------------|--------|--------|----------------------------|-------|-------|-------|-------------------|-------------------|
| Response Time  | е      | Tr+ Tf | θ=0°、Ф=0°                  | -     | 25    | 35    | .ms               | Note 3            |
| Contrast Ratio |        | CR     | At optimized viewing angle | 640   | 800   | ı     | -                 | Note 4            |
| Color          | White  | Wx     | 0.00 0.0                   | 0.251 | 0.301 | 0.351 |                   | Note 2,6,7        |
| Chromaticity   | vviile | Wy     | θ=0°、Ф=0                   | 0.277 | 0.327 | 0.377 |                   | 14016-2,0,7       |
|                | Hor.   | ΘR     |                            | 70    | 80    | -     |                   | Note 1            |
| Viewing        | поі.   | ΘL     | 00>40                      | 70    | 80    | -     | Deg.              |                   |
| Angle          | Vor    | ΦТ     | CR≧10                      | 70    | 80    | -     |                   |                   |
|                | Ver.   | ФВ     |                            | 70    | 80    | -     |                   |                   |
| Brightness     |        | -      | -                          | 900   | 1000  | ı     | cd/m <sup>2</sup> | Center of display |
| Uniformit      | У      | (U)    | -                          | 75    | -     | -     | %                 | Note 5            |

Ta=25±2°C

Note 1: Definition of viewing angle range



Fig. 9.1. Definition of viewing angle

#### Note 2: Test equipment setup:

After stabilizing and leaving the panel alone at a driven temperature for 10 minutes, the measurement should be executed. Measurement should be executed in a stable, windless, and dark room. Optical specifications are measured by Topcon BM-7or BM-5 luminance meter 1.0° field of view at a distance of 50cm and normal direction.



Fig. 9.2. Optical measurement system setup

#### Note 3: Definition of Response time:

The response time is defined as the LCD optical switching time interval between "White" state and "Black" state. Rise time, Tr, is the time between photo detector output intensity changed from 90%to 10%. And fall time, Tf, is the time between photo detector output intensity changed from 10%to 90%



#### Note 4: Definition of contrast ratio:

The contrast ratio is defined as the following expression.

Contrast ratio (CR) = Luminance measured when LCD on the "White" state

Luminance measured when LCD on the "Black" state

Note 5: Definition of Luminance Uniformity

Active area is divided into 9 measuring areas (reference the picture in below). Every measuring point is placed at the center of each measuring area.

Luminance Uniformity (U) = Lmin/Lmax x100%

L = Active area length

W = Active area width



Fig 9.3. Definition of uniformity

Note 6: Definition of color chromaticity (CIE 1931)
Color coordinates measured at the center point of LCD

Note 7: Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.

# 9. Reliability

Content of Reliability Test (Super Wide temperature, -30°C~80°C)

| Environmental Test                    |                                                                                                                        |                                                                                                                             |      |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|
| Test Item                             | Content of Test                                                                                                        | Test Condition                                                                                                              | Note |
| High Temperature<br>Storage           | Endurance test applying the high storage temperature for a long time.                                                  | 80°C<br>200hrs                                                                                                              | 2    |
| Low Temperature<br>Storage            | Endurance test applying the low storage temperature for a long time.                                                   | -30°C<br>200hrs                                                                                                             | 1,2  |
| High Temperature<br>Operation         | Endurance test applying the electric stress (Voltage & Current) and the thermal stress to the element for a long time. | 80°C<br>200hrs                                                                                                              |      |
| Low Temperature<br>Operation          | Endurance test applying the electric stress under low temperature for a long time.                                     | -30°C<br>200hrs                                                                                                             | 1    |
| High Temperature/<br>Humidity Storage | The module should be allowed to stand at 60□,90%RH max                                                                 | 60°C,90%RH<br>96hrs                                                                                                         | 1,2  |
| Thermal Shock<br>Resistance           | The sample should be allowed stand the following 10 cycles of operation  -30°C 25°C 80°C  30min 5min 30min 1 cycle     | -30°C/80°C<br>10 cycles                                                                                                     |      |
| Vibration Test                        | Endurance test applying the vibration during transportation and using.                                                 | Total fixed amplitude: 1.5mm Vibration Frequency: 10~55Hz One cycle 60 seconds to 3 directions of X,Y,Z for Each 15 minutes | 3    |
| Static Electricity Test               | Endurance test applying the electric stress to the terminal.                                                           | VS=±600V(contact)<br>,±800v(air),<br>RS=330Ω<br>CS=150pF<br>10 times                                                        |      |

Note1: No dew condensation to be observed.

Note2: The function test shall be conducted after 4 hours storage at the normal Temperature and humidity after remove from the test chamber.

Note3: The packing have to including into the vibration testing.

### 10.Initial Code For Reference

External system porch setting:125>VBP≥17, VFP≥20

Two data lanes / maximum speed 550Mbps Void ST7701S\_PanelInitialCode(void) { //------Reset Sequence-----// LCD\_Nreset(1); Delayms (1); //Delay 1ms LCD\_Nreset(0); Delayms (1); //Delay 1ms LCD\_Nreset(1); Delayms (120); //Delay 120ms WriteComm (0x11); Delayms (120); //Delay 120ms //-----// WriteComm (0xFF); WriteData (0x77); WriteData (0x01); WriteData (0x00); WriteData (0x00); WriteData (0x10); WriteComm (0xC0); WriteData (0x3B); WriteData (0x00); WriteComm (0xC1); WriteData (0x0D); WriteData (0x02); WriteComm (0xC2); WriteData (0x21); WriteData (0x08); WriteComm (0xCC); WriteData (0x10);

```
WriteComm (0xB0);
WriteData (0x00);
WriteData (0x05);
WriteData (0x0F);
WriteData (0x0D);
WriteData (0x13);
WriteData (0x07);
WriteData (0x01);
WriteData (0x08);
WriteData (0x09);
WriteData (0x1E);
WriteData (0x05);
WriteData (0x12);
WriteData (0x10);
WriteData (0xA7);
WriteData (0x2F);
WriteData (0x18);
WriteComm (0xB1);
WriteData (0x00);
WriteData (0x0F);
WriteData (0x17);
WriteData (0x0C);
WriteData (0x0D);
WriteData (0x05);
WriteData (0x01);
WriteData (0x08);
WriteData (0x08);
WriteData (0x1E);
WriteData (0x05);
WriteData (0x13);
WriteData (0x11);
WriteData (0xA7);
WriteData (0x2F);
WriteData (0x18);
WriteComm (0xFF);
WriteData (0x77);
WriteData (0x01);
```

WriteComm (0xE0);

```
WriteData (0x00);
WriteData (0x00);
WriteData (0x11);
WriteComm (0xB0);
WriteData (0x4D);
WriteComm (0xB1);
WriteData (0x4F);
WriteComm (0xB2);
WriteData (0x07);
WriteComm (0xB3);
WriteData (0x80);
WriteComm (0xB5);
WriteData (0x47);
WriteComm (0xB7);
WriteData (0x85);
WriteComm (0xB8);
WriteData (0x21);
WriteComm (0xB9);
WriteData (0x10);
WriteComm (0xC1);
WriteData (0x78);
WriteComm (0xC2);
WriteData (0x78);
WriteComm (0xD0);
WriteData (0x88);
Delayms (100);
```

**PAGE: 21** 

```
WriteData (0x00);
WriteData (0x00);
WriteData (0x02);
WriteComm (0xE1);
WriteData (0x08);
WriteData (0x00);
WriteData (0x0A);
WriteData (0x00);
WriteData (0x07);
WriteData (0x00);
WriteData (0x09);
WriteData (0x00);
WriteData (0x00);
WriteData (0x33);
WriteData (0x33);
WriteComm (0xE2);
WriteData (0x00);
WriteComm (0xE3);
WriteData (0x00);
WriteData (0x00);
WriteData (0x33);
WriteData (0x33);
WriteComm (0xE4);
```

Version: 4

WriteData (0x44);

**PAGE: 22** 

WriteData (0x44); WriteComm (0xE5); WriteData (0x0E); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x10); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0A); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0C); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteComm (0xE6); WriteData (0x00); WriteData (0x00); WriteData (0x33); WriteData (0x33); WriteComm (0xE7); WriteData (0x44); WriteData (0x44); WriteComm (0xE8); WriteData (0x0D); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0F); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0);

Version: 4

WriteData (0x09);

```
WriteData (0x2D);
WriteData (0xA0);
WriteData (0xA0);
WriteData (0x0B);
WriteData (0x2D);
WriteData (0xA0);
WriteData (0xA0);
WriteComm (0xEB);
WriteData (0x02);
WriteData (0x01);
WriteData (0xE4);
WriteData (0xE4);
WriteData (0x44);
WriteData (0x00);
WriteData (0x40);
WriteComm (0xEC);
WriteData (0x02);
WriteData (0x01);
WriteComm (0xED);
WriteData (0xAB);
WriteData (0x89);
WriteData (0x76);
WriteData (0x54);
WriteData (0x01);
WriteData (0xFF);
WriteData (0xFF);
WriteData (0xFF);
WriteData (0xFF);
WriteData (0xFF);
WriteData (0xFF);
WriteData (0x10);
WriteData (0x45);
WriteData (0x67);
WriteData (0x98);
WriteData (0xBA);
```

WriteComm (0xFF);

```
WriteData (0x77);
WriteData (0x01);
WriteData (0x00);
WriteData (0x00);
WriteData (0x00);
WriteComm (0x11);
WriteComm (0x36);
WriteData (0x00);
WriteComm (0x29);
```