

01.08.2018

## **Revision History**

| VERSION | DATE       | REVISED PAGE NO. | Note        |
|---------|------------|------------------|-------------|
| 0       | 01.08.2018 |                  | First Issue |

## Contents

- 1. Summary
- 2. General Specification
- 3. Interface
- 4. Counter Drawing
- 5. Absolute Maximum Ratings
- 6. Electrical Characteristics
- 7. Interface Timing Characteristics
- 8. Optical Characteristics
- 9. Reliability
- 10. Initial Code for Reference
- 11. Other

## **DEM 480800C VMH-PW-N Product Specification**

## 1. Summary

TFT 4.0" is a IPS transmissive type color active matrix TFT liquid crystal display. In-Plane Switching (IPS) was one of the first refinements to produce significant gains in the light-transmissive characteristics of TFT panels. It is a technology that addresses the two main issues of a standard twisted nematic (TN) TFT display: colour and viewing angle.

## 2. General Specifications

- Size: 3.97 Inch
- Dot Matrix: 480 x RGB x 800 Dots
- Module Dimension: 57.14 x 96.85 x 2.15 mm
- Active Area: 51.84 x 86.40 mm
- Dot Pitch: 0.108 x 0.108 mm
- LCD Type: TFT, Normally Black, Transmissive
- View Direction: IPS, Full Viewing
- Aspect Ratio: Portrait
- Interface: MIPI
- Driver IC: ST7701S (Sitronix)
- Backlight Type: LED ,Normally White
- With /Without TP: without TP
- Surface: Anti-Glare

\*Color tone slight changed by temperature and driving voltage.

## 3. Interface

#### 3.1. LCM PIN Definition

| Pin | Symbol | Function                                      |
|-----|--------|-----------------------------------------------|
| 1   | GND    | Power ground                                  |
| 2-5 | NC     | No connect                                    |
| 6   | GND    | Power ground                                  |
| 7   | D0N    | MIPI DSI differential data pair (Data lane 0) |
| 8   | D0P    |                                               |
| 9   | GND    | Power ground                                  |
| 10  | CLK_N  | MIPI DSI differential clock pair              |
| 11  | CLK_P  |                                               |
| 12  | GND    | Power ground                                  |
| 13  | D1N    | MIRI DSI differential data pair(Data Japa 1)  |
| 14  | D1P    | MIPI DSI differential data pair(Data lane 1)  |
| 15  | GND    | Power ground                                  |
| 16  | IOVCC  | I/O and interface power supply (1.8V)         |
| 17  | RESET  | Reset input                                   |
| 18  | TE     | Tearing effect output pin.                    |
| 19  | VCI    | Analog power supply                           |
| 20  | VCI    | Analog power supply                           |
| 21  | NC     | No connect                                    |
| 22  | LEDK   | Power for LED backlight cathode               |
| 23  | LEDA   | Power for LED backlight anode                 |
| 24  | GND    | Power ground                                  |

**Product Specification** 

## 4. Counter Drawing



## **5. Absolute Maximum Ratings**

| Item                  | Symbol          | Min | Тур | Max | Unit |
|-----------------------|-----------------|-----|-----|-----|------|
| Operating Temperature | T <sub>OP</sub> | -20 |     | +70 | °C   |
| Storage Temperature   | T <sub>ST</sub> | -30 | —   | +80 | °C   |

Note: Device is subject to be damaged permanently if stresses beyond those absolute Maximum Ratings listed above

Temp. ≦60°C, 90% RH MAX. Temp. >60°C, Absolute humidity shall be less than 90% RH at 60°C

## <u>DEM 480800C VMH-PW-N</u>

Product Specification

## 6. Electrical Characteristics

6.1 Typical Operation Conditions

| ltem                       | Symbol                |      | Values |          | Unit | Remark |
|----------------------------|-----------------------|------|--------|----------|------|--------|
| nem                        | Symbol Min. Typ. Max. |      | Onit   | Reillark |      |        |
| Interface Supply Voltage   | VCI                   | 2.8  | -      | 3.3      | V    | -      |
| Power Voltage              | IOVCC                 | 1.65 | 1.8    | 3.3      | V    | -      |
| Current for Driver (White) | IDD                   | -    | 11     | 16.5     | mA   | -      |

#### 6.2 Backlight Driving Conditions

| Parameter    | Symbol | Min.   | Тур. | Max. | Unit | Remark     |
|--------------|--------|--------|------|------|------|------------|
| LED Current  | ILED   | -      | 40   | -    | mA   |            |
| LED Voltage  | VLED+  | 13.5   | 15   | 17   | V    | Note 1     |
| LED Lifetime |        | 50.000 | -    | -    | Hr   | Note 2,3,4 |

Note 1: There are 1 Groups LED

Note 2: Ta = 25°C

Note 3: Brightness to be decreased to 50% of the initial value

Note 4: The single LED lamp case.

## 7. Interface Timing

7.1 MIPI Interface Characteristics

#### **High Speed Mode**



Figure 1 DSI clock channel timing Figure 2 Rising and falling time on clock and data channel *VDDI=1.8, VDD=2.8, AGND=DGND=0V, Ta=25*°C

| Signal     | Symbol                                     | Parameter                | MIN  | MAX  | Unit | Description                                       |
|------------|--------------------------------------------|--------------------------|------|------|------|---------------------------------------------------|
| DSI-CLK+/- | 2xUI <sub>INSTA</sub>                      | Double UI instantaneous  | 4    | 25   | ns   |                                                   |
| DSI-CLK+/- | UI <sub>INSTA</sub><br>UI <sub>INSTB</sub> | UI instantaneous halfs   | 2    | 12.5 | ns   | UI = UI <sub>INSTA</sub> =<br>UI <sub>INSTB</sub> |
| DSI-Dn+/-  | tDS                                        | Data to clock setup time | 0.15 | -    | UI   |                                                   |
| DSI-Dn+/-  | tDH                                        | Data to clock hold time  | 0.15 | -    | UI   |                                                   |

 Table 1 Mipi Interface-High Speed Mode Timing Characteristics

#### Low Power Mode



Figure 3 Bus Turnaround (BTA) from display module to MPU Timing



Figure 4 Bus Turnaround (BTA) from MPU to display module Timing

#### **Product Specification** VDDI=1.8.VDD=2.8. AGND=DGND=0V. Ta=25°C

| Signal    | Symbol    | Parameter                 | MIN   | MAX               | Unit | Description |  |  |
|-----------|-----------|---------------------------|-------|-------------------|------|-------------|--|--|
|           |           | Length of LP-00,LP-01,    |       |                   |      |             |  |  |
| DSI-D0+/- | TLPXM     | LP-10 or LP-11 periods    | 50    | 75                | ns   | Input       |  |  |
|           |           | MPU→Display Module        |       |                   |      |             |  |  |
|           |           | Length of LP-00,LP-01,    |       |                   |      |             |  |  |
| DSI-D0+/- | TLPXD     | LP-10 or LP-11 periods    | 50    | 75                | ns   | Output      |  |  |
|           |           | MPU→Display Module        |       |                   |      |             |  |  |
| DSI-D0+/- | TTA-SURED | Time-out before the MPU   | т     | 2xT <sub>LP</sub> |      | Output      |  |  |
| D3I-D0+/- | TIA-SURED | start driving             | TLPXD | XD                | ns   | Output      |  |  |
|           |           | Time to drive LP-00 by    | 57    |                   |      | Innet       |  |  |
| DSI-D0+/- | TTA-GETD  | display module            | 5X1   | LPXD              | ns   | Input       |  |  |
|           |           | Time to drive LP-00 after | 4.4   |                   |      | Output      |  |  |
| DSI-D0+/- | TTA-GOD   | turnaround request-MPU    | 4X1   | LPXD              | ns   | Output      |  |  |

Table 2 MIPI Interface Low Power Mode Timing Characteristics





Figure 5 Data lanes-Low Power Mode to/from High Speed Mode Timing



Figure 6 Clock lanes- High Speed Mode to/from Low Power Mode Timing

| Signal     | Symbol                    | Parameter                                                                                                                     | MIN          | MAX                | Unit | Description |
|------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------|-------------|
|            | •                         | Low Power Mode to High Speed M                                                                                                | ode Timi     | ng                 |      | •           |
| DSI-Dn+/-  | TLPX                      | Length of any low power state<br>period                                                                                       | 50           | -                  | ns   | Input       |
| DSI-Dn+/-  | THS-PREPARE               | Time to drive LP-00 to prepare<br>for HS transmission                                                                         | 40+4<br>UI   | 85+6<br>UI         | ns   | Input       |
| DSI-Dn+/-  | THS-TERM-EN               | Time to enable data receiver<br>line termination measured from<br>when Dn crosses VILMAX                                      | -            | 35+4<br>UI         | ns   | Input       |
| DSI-Dn+/-  | THS-PREPARE<br>+ THS-ZERO | THS-PREPARE + time to drive<br>HS-0 before the sync sequence                                                                  | 140+<br>10UI | -                  | ns   | Input       |
|            | •                         | High Speed Mode to Low Power M                                                                                                | ode Timi     | ng                 |      |             |
| DSI-Dn+/-  | THS-SKIP                  | Time-out at display module to<br>ignore transition period of EoT                                                              | 40           | 55+4<br>UI         | ns   | Input       |
| DSI-Dn+/-  | THS-EXIT                  | Time to drive LP-11 after HS<br>burst                                                                                         | 100          | -                  | ns   | Input       |
| DSI-Dn+/-  | THS-TRAIL                 | Time to drive flipped differential<br>state after last payload data bit<br>of a HS transmission burst                         | 60+4<br>UI   | -                  | ns   | Input       |
|            | Hig                       | h Speed Mode to/from Low Power                                                                                                | Mode Ti      | ming               |      |             |
| DSI-CLK+/- | TCLK-POS                  | Time that the MPU shall<br>continue sending HS clock after<br>the last associated data lane<br>has transition to LP mode      | 60+5<br>2UI  | -                  | ns   | Input       |
| DSI-CLK+/- | TCLK-TRAIL                | Time to drive HS differential<br>state after last payload clock bit<br>of a HS transmission burst                             | 60           | -                  | ns   | Input       |
| DSI-CLK+/- | THS-EXIT                  | Time to drive LP-11 after HS<br>burst                                                                                         | 100          | -                  | ns   | Input       |
| DSI-CLK+/- | TCLK-PREPARE              | Time to drive LP-00 to prepare<br>for HS transmission                                                                         | 38           | 95                 | ns   | Input       |
| DSI-CLK+/- | TCLK-TERM-EN              | Time-out at clock lan display<br>module to enable HS<br>transmission                                                          | -            | 38                 | ns   | Input       |
|            | TCLK-PREPARE              | Minimum lead HS-0 drive                                                                                                       | 200          |                    |      | Input       |
| DSI-CLK+/- | + TCLK-ZERO               | period before starting clock                                                                                                  | 300          | -                  | ns   | Input       |
| DSI-CLK+/- | TCLK-PRE                  | Time that the HS clock shall be<br>driven prior to any associated<br>data lane beginning the<br>transition from LP to HS mode | 8UI          | -                  | ns   | Input       |
| DSI-CLK+/- | TEOT                      | Time form start of TCLK-TRAIL<br>period to start of LP-11 state                                                               | -            | 105n<br>s+12<br>UI | ns   | Input       |

# *Product Specification* VDDI=1.8,VDD=2.8, AGND=DGND=0V, Ta=25°C

7.2 Reset Timing



#### Figure 6 Reset Timing

#### VDDI=1.8, VDD=2.8, AGND=DGND=0V, Ta=25°C

| Related Pins | Symbol | Parameter            | MIN | MAX               | Unit |
|--------------|--------|----------------------|-----|-------------------|------|
|              | TRW    | Reset pulse duration | 10  | -                 | us   |
| RESX         | тот    | Depot equal          | -   | 5 (Note 1, 5)     | ms   |
|              | TRT    | Reset cancel         |     | 120(Note 1, 6, 7) | ms   |

#### Table 3 Reset Timing

Notes:

1. The reset cancel includes also required time for loading ID bytes, VCOM setting and other settings from NVM (or similar device) to registers. This loading is done every time when there is HW reset cancel time (tRT) within 5 ms after a rising edge of RESX.

2. Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below:

| RESX Pulse          | Action         |
|---------------------|----------------|
| Shorter than 5us    | Reset Rejected |
| Longer than 9us     | Reset          |
| Between 5us and 9us | Reset starts   |

3. During the Resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In –mode.) and then return to Default condition for Hardware Reset.

4. Spike Rejection also applies during a valid reset pulse as shown below:



5. When Reset applied during Sleep In Mode.

6. When Reset applied during Sleep Out Mode.

7. It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec.

**Product Specification** 

| ltem           |                 | Symbol | Condition.                    | Min  | Тур. | Max. | Unit              | Remark               |
|----------------|-----------------|--------|-------------------------------|------|------|------|-------------------|----------------------|
| Response Time  | 0               | Tr     | θ=0°、Φ=0°                     | -    | 16   | 21   | .ms               | Note 3,5             |
| Response mine  | 5               | Tf     |                               | -    | 19   | 24   | .ms               |                      |
| Contrast Ratio |                 | CR     | At optimized<br>viewing angle | 720  | 900  | -    | -                 | Note 4,5             |
| Color          | White           | Wx     | θ=0°、Φ=0                      | 0.26 | 0.31 | 0.36 |                   | Note 2,6,7           |
| Chromaticity   | · · · · · · · · | Wy     |                               | 0.28 | 0.33 | 0.38 |                   |                      |
|                | Hor.            | ΘR     |                               | -    | 80   | -    |                   |                      |
| Viewing        | 1101.           | ΘL     | CR≧10                         | -    | 80   | -    | Deg               | Note 1               |
| Angle          | Ver.            | ΦΤ     |                               | -    | 80   | -    | Deg.              | Note 1               |
|                |                 | ΦВ     |                               | -    | 80   | -    |                   |                      |
| Brightnes      | Brightness      |        | -                             | 500  | 600  | -    | cd/m <sup>2</sup> | Center of<br>display |

8. Optical Characteristics

Ta=25°C±2°C

Note 1: Definition of viewing angle range



#### Fig. 9.1. Definition of viewing angle

Note 2: Test equipment setup:

After stabilizing and leaving the panel alone at a driven temperature for 10 minutes, the measurement should be executed. Measurement should be executed in a stable, windless, and dark room. Optical specifications are measured by Topcon BM-7or BM-5 luminance meter 1.0° field of view at a distance of 50cm and normal direction.



Fig. 9.2. Optical measurement system setup

Note 3: Definition of Response time:

The response time is defined as the LCD optical switching time interval between "White" state and "Black" state. Rise time, Tr, is the time between photo detector output intensity changed from 90% to 10%. And fall time, Tf, is the time between photo detector output intensity changed from 10% to 90%



Note 4: Definition of contrast ratio:

The contrast ratio is defined as the following expression.

Contrast ratio (CR) =  $\frac{\text{Luminance measured when LCD on the "White" state}}{\text{Luminance measured when LCD on the "Black" state}}$ 

Note 5: White Vi = Vi50  $\pm$  1.5V Black Vi = Vi50  $\pm$  2.0V

"±" means that the analog input signal swings in phase with VCOM signal.

"±" means that the analog input signal swings out of phase with VCOM signal.

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

Note 6: Definition of color chromaticity (CIE 1931) Color coordinates measured at the center point of LCD

Note 7: Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.

## 9. Reliability

Content of Reliability Test (Wide temperature, -20°C~+70°C)

#### **Environmental Test**

| Test Item               | Content of Test                                                 | Test Condition          | Note |
|-------------------------|-----------------------------------------------------------------|-------------------------|------|
| High Temperature        | Endurance test applying the high storage temperature            | +80°C                   | 2    |
| storage                 | for a long time.                                                | 200hrs                  |      |
| Low Temperature         | Endurance test applying the low storage temperature             | -30°C                   | 1,2  |
| storage                 | for a long time.                                                | 200hrs                  |      |
| High Temperature        | Endurance test applying the electric stress (Voltage &          | +70°C                   |      |
| Operation               | Current) and the thermal stress to the element for a long time. | 200hrs                  |      |
| Low Temperature         | Endurance test applying the electric stress under low           | -20°C                   | 1    |
| Operation               | temperature for a long time.                                    | 200hrs                  |      |
| High Temperature/       | The module should be allowed to stand at                        | +60°C,90%RH             | 1,2  |
| Humidity Operation      | 60□,90%RH max                                                   | 96hrs                   |      |
| Thermal shock           | The sample should be allowed stand the following 10             | -20°C / +70°C           |      |
| resistance              | cycles of                                                       | 10 cycles               |      |
|                         | operation                                                       |                         |      |
|                         | -20°C +25°C +70°C                                               |                         |      |
|                         |                                                                 |                         |      |
|                         | 30min 5min 30min                                                |                         |      |
|                         | 1 cycle                                                         |                         |      |
| Vibration test          | Endurance test applying the vibration during                    | Total fixed amplitude : | 3    |
|                         | transportation and using.                                       | 1.5mm                   |      |
|                         |                                                                 | Vibration Frequency :   |      |
|                         |                                                                 | 10~55Hz                 |      |
|                         |                                                                 | One cycle 60            |      |
|                         |                                                                 | seconds to 3            |      |
|                         |                                                                 | directions of X,Y,Z for |      |
|                         |                                                                 | Each 15 minutes         |      |
| Static electricity test | Endurance test applying the electric stress to the              | VS= ±600V(Contact),     |      |
|                         | terminal.                                                       | ±800V(Air),             |      |
|                         |                                                                 | RS=330Ω                 |      |
|                         |                                                                 | CS=150pF                |      |
|                         |                                                                 | 10 times                |      |

Note1: No dew condensation to be observed.

Note2: The function test shall be conducted after 4 hours storage at the normal Temperature and humidity after remove from the test chamber.

Note3: The packing have to including into the vibration testing.

## **10. Initial Code for Reference**

#### External system porch setting: $125>VBP \ge 17$ , VFP $\ge 20$ Two data lanes / maximum speed 550Mbps

Void ST7701S\_Panel Initial Code(void) { //-----Reset Sequence-----// LCD Nreset(1); Delayms (1); //Delay 1ms LCD\_Nreset(0); Delayms (1); //Delay 1ms LCD\_Nreset(1); Delayms (120); //Delay 120ms WriteComm (0x11); Delayms (120); //Delay 120ms //-----Initial setting-----// WriteComm (0xFF); WriteData (0x77); WriteData (0x01); WriteData (0x00); WriteData (0x00); WriteData (0x10); WriteComm (0xC0); WriteData (0x63); WriteData (0x00); WriteComm (0xC1); WriteData (0x11); WriteData (0x02); WriteComm (0xC2); WriteData (0x31); WriteData (0x08); WriteComm (0xCC); WriteData (0x10); WriteComm (0xB0);

WriteData (0x00); WriteData (0x05); WriteData (0x0F); WriteData (0x0D); WriteData (0x13); WriteData (0x07); WriteData (0x01); WriteData (0x08); WriteData (0x09); WriteData (0x1E); WriteData (0x05); WriteData (0x12); WriteData (0x10); WriteData (0xA7); WriteData (0x2F); WriteData (0x18); WriteComm (0xB1); WriteData (0x00); WriteData (0x0F); WriteData (0x17); WriteData (0x0C); WriteData (0x0D); WriteData (0x05); WriteData (0x01); WriteData (0x08); WriteData (0x08); WriteData (0x1E); WriteData (0x05); WriteData (0x13); WriteData (0x11); WriteData (0xA7); WriteData (0x2F); WriteData (0x18); WriteComm (0xFF); WriteData (0x77); WriteData (0x01); WriteData (0x00); WriteData (0x00);

WriteData (0x11);

WriteComm (0xB0); WriteData (0x4D);

WriteComm (0xB1); WriteData (0x4F);

WriteComm (0xB2); WriteData (0x07);

WriteComm (0xB3); WriteData (0x80);

WriteComm (0xB5); WriteData (0x47);

WriteComm (0xB7); WriteData (0x85);

WriteComm (0xB8); WriteData (0x21);

WriteComm (0xB9); WriteData (0x10);

WriteComm (0xC1); WriteData (0x78);

WriteComm (0xC2); WriteData (0x78);

WriteComm (0xD0); WriteData (0x88);

Delayms (100);

WriteComm (0xE0); WriteData (0x00); WriteData (0x00); WriteData (0x02); WriteComm (0xE1); WriteData (0x08); WriteData (0x00); WriteData (0x0A); WriteData (0x00); WriteData (0x07); WriteData (0x00); WriteData (0x09); WriteData (0x00); WriteData (0x00); WriteData (0x33); WriteData (0x33); WriteComm (0xE2); WriteData (0x00); WriteComm (0xE3); WriteData (0x00); WriteData (0x00); WriteData (0x33); WriteData (0x33); WriteComm (0xE4); WriteData (0x44); WriteData (0x44); WriteComm (0xE5); WriteData (0x0E);

WriteData (0x2D);

WriteData (0xA0); WriteData (0xA0); WriteData (0x10); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0A); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0C); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteComm (0xE6); WriteData (0x00); WriteData (0x00); WriteData (0x33); WriteData (0x33); WriteComm (0xE7); WriteData (0x44); WriteData (0x44); WriteComm (0xE8); WriteData (0x0D); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0F); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x09); WriteData (0x2D); WriteData (0xA0); WriteData (0xA0); WriteData (0x0B); WriteData (0x2D);

WriteData (0xA0);

WriteData (0xA0);

WriteComm (0xEB); WriteData (0x02); WriteData (0x01); WriteData (0xE4); WriteData (0xE4); WriteData (0x44); WriteData (0x00); WriteData (0x40); WriteComm (0xEC); WriteData (0x02); WriteData (0x01); WriteComm (0xED); WriteData (0xAB); WriteData (0x89); WriteData (0x76); WriteData (0x54); WriteData (0x01); WriteData (0xFF); WriteData (0xFF); WriteData (0xFF); WriteData (0xFF); WriteData (0xFF); WriteData (0xFF); WriteData (0x10); WriteData (0x45); WriteData (0x67); WriteData (0x98); WriteData (0xBA); WriteComm (0xFF); WriteData (0x77); WriteData (0x01); WriteData (0x00); WriteData (0x00); WriteData (0x00); WriteComm (0x29);

```
}
```